Por favor, use este identificador para citar o enlazar este ítem:
https://hdl.handle.net/20.500.12008/41770
Cómo citar
Registro completo de metadatos
Campo DC | Valor | Lengua/Idioma |
---|---|---|
dc.contributor.author | Rossi Aicardi, Conrado | es |
dc.contributor.author | Veirano Núñez, Francisco | es |
dc.contributor.author | Pérez Nicoli, Pablo Sebastián | es |
dc.contributor.author | Aguirre, Pablo | es |
dc.date.accessioned | 2023-12-11T19:57:41Z | - |
dc.date.available | 2023-12-11T19:57:41Z | - |
dc.date.issued | 2013 | es |
dc.date.submitted | 20231211 | es |
dc.identifier.citation | Pérez Nicoli, P, Veirano, F, Rossi Aicardi, C, Aguirre, P. "Design method for an ultra low power, low offset, symmetric OTA," Publicado en 7th Argentine School of Micro-Nanoelectronics, Technology and Applications, Buenos Aires, Argentina, 2013, pp. 38-43. | es |
dc.identifier.uri | https://hdl.handle.net/20.500.12008/41770 | - |
dc.description | Trabajo presentado a 7th Argentine School of Micro-Nanoelectronics, Technology and Applications, Buenos Aires, Argentina, 2013 | es |
dc.description.abstract | A design method for ultra low power, low offset, symmetric OTAs is presented. The method is based on the gm/ID methodology and uses a model of MOS transistor valid in all the regions of operation which assures that the optimal operating point is chosen. The method was used to design a 2.5 μA/V-cascoded OTA with minimum offset and current consumption in a 0.5 μm CMOS technology. Post layout Montecarlo simulations were performed to obtain an estimated offset of the circuit. The standard deviation obtained from the Montecarlo simulation was 3.94 mV while that expected from the design method was 3.86 mV. The total current consumption of the OTA is only 400 nA. Simulation results confirm the reliability of the presented design method. | es |
dc.language | en | es |
dc.rights | Las obras depositadas en el Repositorio se rigen por la Ordenanza de los Derechos de la Propiedad Intelectual de la Universidad De La República. (Res. Nº 91 de C.D.C. de 8/III/1994 – D.O. 7/IV/1994) y por la Ordenanza del Repositorio Abierto de la Universidad de la República (Res. Nº 16 de C.D.C. de 07/10/2014) | es |
dc.subject.other | Electrónica | es |
dc.title | Design method for an ultra low power, low offset, symmetric OTA | es |
dc.type | Ponencia | es |
dc.rights.licence | Licencia Creative Commons Atribución - No Comercial - Sin Derivadas (CC - By-NC-ND 4.0) | es |
udelar.academic.department | Electrónica | - |
udelar.investigation.group | Microelectrónica | - |
Aparece en las colecciones: | Publicaciones académicas y científicas - Instituto de Ingeniería Eléctrica |
Ficheros en este ítem:
Fichero | Descripción | Tamaño | Formato | ||
---|---|---|---|---|---|
PVRA13.pdf | 355,11 kB | Adobe PDF | Visualizar/Abrir |
Este ítem está sujeto a una licencia Creative Commons Licencia Creative Commons