english Icono del idioma   español Icono del idioma  

Por favor, use este identificador para citar o enlazar este ítem: https://hdl.handle.net/20.500.12008/41770 Cómo citar
Título: Design method for an ultra low power, low offset, symmetric OTA
Autor: Rossi Aicardi, Conrado
Veirano Núñez, Francisco
Pérez Nicoli, Pablo Sebastián
Aguirre, Pablo
Tipo: Ponencia
Descriptores: Electrónica
Fecha de publicación: 2013
Resumen: A design method for ultra low power, low offset, symmetric OTAs is presented. The method is based on the gm/ID methodology and uses a model of MOS transistor valid in all the regions of operation which assures that the optimal operating point is chosen. The method was used to design a 2.5 μA/V-cascoded OTA with minimum offset and current consumption in a 0.5 μm CMOS technology. Post layout Montecarlo simulations were performed to obtain an estimated offset of the circuit. The standard deviation obtained from the Montecarlo simulation was 3.94 mV while that expected from the design method was 3.86 mV. The total current consumption of the OTA is only 400 nA. Simulation results confirm the reliability of the presented design method.
Descripción: Trabajo presentado a 7th Argentine School of Micro-Nanoelectronics, Technology and Applications, Buenos Aires, Argentina, 2013
Citación: Pérez Nicoli, P, Veirano, F, Rossi Aicardi, C, Aguirre, P. "Design method for an ultra low power, low offset, symmetric OTA," Publicado en 7th Argentine School of Micro-Nanoelectronics, Technology and Applications, Buenos Aires, Argentina, 2013, pp. 38-43.
Licencia: Licencia Creative Commons Atribución - No Comercial - Sin Derivadas (CC - By-NC-ND 4.0)
Aparece en las colecciones: Publicaciones académicas y científicas - Instituto de Ingeniería Eléctrica

Ficheros en este ítem:
Fichero Descripción Tamaño Formato   
PVRA13.pdf355,11 kBAdobe PDFVisualizar/Abrir


Este ítem está sujeto a una licencia Creative Commons Licencia Creative Commons Creative Commons