english Icono del idioma   español Icono del idioma  

Por favor, use este identificador para citar o enlazar este ítem: https://hdl.handle.net/20.500.12008/38697 Cómo citar
Título: Efficiency based design flow for fully-integrated class C RF power amplifiers in nanometric CMOS
Autor: Barabino, Nicolás
Fiorelli, Rafaella
Silveira, Fernando
Tipo: Ponencia
Descriptores: Electrónica
Fecha de publicación: 2010
Resumen: In this work a design flow for class C radiofrequency (RF) power amplifiers (PA) with on-chip output networks in nanometric technologies is presented. This is a new parasitic-aware method intended to reduce time-consuming iterations which are normally required in fully-integrated designs. Unlike other methods it is based on actual transistors DC characteristics and inductors data both extracted by simulation. Starting from the output power specifications a design space map is generated showing the trade-offs between efficiency and components sizing, thus enabling the selection of the most appropriate design that satisfies the harmonic distortion requirements. As a proof of concept of the proposed method, a design example for an IEEE 802.15.4 2.4 GHz PA in a 90 nm CMOS technology is presented.
Descripción: Trabajo presentado en IEEE International Symposium on Circuits and Systems
Citación: Barabino, N., Fiorelli, R., Silveira, F. Efficiency based design flow for fully-integrated class C RF power amplifiers in nanometric CMOS. [Preprint] Publicado en Proceedings of IEEE International Symposium on Circuits and Systems, Paris, France, 2010. doi 10.1109/ISCAS.2010.5537207.
Licencia: Licencia Creative Commons Atribución - No Comercial - Sin Derivadas (CC - By-NC-ND 4.0)
Aparece en las colecciones: Publicaciones académicas y científicas - Instituto de Ingeniería Eléctrica

Ficheros en este ítem:
Fichero Descripción Tamaño Formato   
BFS10.pdf259,21 kBAdobe PDFVisualizar/Abrir


Este ítem está sujeto a una licencia Creative Commons Licencia Creative Commons Creative Commons