english Icono del idioma   español Icono del idioma  

Por favor, use este identificador para citar o enlazar este ítem: https://hdl.handle.net/20.500.12008/43497 Cómo citar
Registro completo de metadatos
Campo DC Valor Lengua/Idioma
dc.contributor.authorCalderón Preciado, Danieles
dc.contributor.authorSandoval Ibarra, Federicoes
dc.contributor.authorSilveira, Fernandoes
dc.date.accessioned2024-04-16T16:21:02Z-
dc.date.available2024-04-16T16:21:02Z-
dc.date.issued2017es
dc.date.submitted20240416es
dc.identifier.citationCalderón-Preciado, D, Sandoval-Ibarra, F, Silveira, F. "Settling time-based design of a fully differential OTA for a SC integrator" Publicado en: Proceedings of the 8th Latin American Symposium on Circuitses
dc.identifier.citationSystems (LASCAS), Bariloche, Argentina, 20-23 feb., 2017, pp. 1-4, doi: 10.1109/LASCAS.2017.7948052.es
dc.identifier.urihttps://hdl.handle.net/20.500.12008/43497-
dc.descriptionTrabajo presentado en el 8th Latin American Symposium on Circuitses
dc.descriptionSystems (LASCAS), Bariloche, Argentina, 20-23 feb. 2017es
dc.description.abstractThis paper optimizes the design of an OTA for a Switched Capacitor (SC) Integrator in a discrete time Sigma-Delta Modulator based on the total settling time requirement and by application of the gm /Id method. One of the main constraints when implementing SC Sigma-Delta ADCs for high sampling rates is the requirement for the transition frequency and settling behavior of the operational transconductance amplifier. Extensive analysis has been carried out concerning the settling time, however an optimum regarding the distribution between the slew and linear periods is yet to be defined. The gm/ID method is used to sweep the design space of an OTA in order to find a minimum in power consumption thus an optimum slew/linear distribution. The method is validated through the design of three 2.5ns settling time OTAs for two design scenarios with different slew/linear distribution in a 130nm CMOS process. Results show that consumption savings of up to 60% are achieved when compared to the optimum designes
dc.languageenes
dc.rightsLas obras depositadas en el Repositorio se rigen por la Ordenanza de los Derechos de la Propiedad Intelectual de la Universidad De La República. (Res. Nº 91 de C.D.C. de 8/III/1994 – D.O. 7/IV/1994) y por la Ordenanza del Repositorio Abierto de la Universidad de la República (Res. Nº 16 de C.D.C. de 07/10/2014)es
dc.subjectOTAes
dc.subjectgm/IDes
dc.subjectTransition frequencyes
dc.subjectSettling timees
dc.subjectSC integratores
dc.subjectSigma-Delta modulationes
dc.subject.otherElectrónicaes
dc.titleSettling time-based design of a fully differential OTA for a SC integratores
dc.typePonenciaes
dc.rights.licenceLicencia Creative Commons Atribución - No Comercial - Sin Derivadas (CC - By-NC-ND 4.0)es
udelar.academic.departmentElectrónica-
udelar.investigation.groupMicroelectrónica-
Aparece en las colecciones: Publicaciones académicas y científicas - Instituto de Ingeniería Eléctrica

Ficheros en este ítem:
Fichero Descripción Tamaño Formato   
CSS17.pdf427,11 kBAdobe PDFVisualizar/Abrir


Este ítem está sujeto a una licencia Creative Commons Licencia Creative Commons Creative Commons