Por favor, use este identificador para citar o enlazar este ítem:
https://hdl.handle.net/20.500.12008/41799
Cómo citar
Registro completo de metadatos
Campo DC | Valor | Lengua/Idioma |
---|---|---|
dc.contributor.author | Pérez Acle, Julio | es |
dc.contributor.author | Eirea, Gabriel | es |
dc.contributor.author | Sotta, Gonzalo | es |
dc.contributor.author | de León, Ignacio | es |
dc.date.accessioned | 2023-12-11T19:57:49Z | - |
dc.date.available | 2023-12-11T19:57:49Z | - |
dc.date.issued | 2014 | es |
dc.date.submitted | 20231211 | es |
dc.identifier.citation | León, I de, Sotta, G, Eirea, G, Pérez Acle, J. "Analysis and implementation of low-cost FPGA-based digital pulse-width modulators" Publicado en: Proceedings of the International Instrumentation and Measurement Technology Conference (I2MTC) Montevideo, Uruguay, 2014, pp. 1523-1528, doi: 10.1109/I2MTC.2014.6861000. | es |
dc.identifier.uri | https://hdl.handle.net/20.500.12008/41799 | - |
dc.description | Trabajo presentado a International Instrumentation and Measurement Technology Conference (I2MTC) Proceedings, Montevideo, Uruguay, 12-15 may., 2014 | es |
dc.description.abstract | This paper describes the architecture and operating principles of two digital pulse-width modulator (DPWM) implementations for low-cost field-programmable gate arrays (FPGAs). Both architectures are based on a counter-comparator block to process the most significant bits (MSB) portion of the reference input, enriched with additional elements to enhance duty-cycle resolution according to the less significant bits (LSB). The first architecture described has already been reported in the literature, it uses the on-chip PLL blocks to generate fixed delays and a selector to choose the one corresponding with the desired duty-cycle. Post-fitting adjustments of PLL delays are required to compensate delay differences between the diverse signal paths across the selector. In the second architecture described, a serializer-deserializer (SERDES) module is used to serialize a thermometer-coded representation of the LSB portion of the input. This serialization technique is commonly used for data transmission on high-speed serial I/O data transmission standards like LVDS and is extensively supported by FPGA providers. Experimental results are presented for both architectures synthesized on standard low-cost FPGA chips, showing very good linearity and resolutions up to 1ns. The first architecture provides a moderately better resolution. The second architecture, on the other hand, is a much more robust solution as it requires no post-fitting delay adjustments | es |
dc.language | en | es |
dc.rights | Las obras depositadas en el Repositorio se rigen por la Ordenanza de los Derechos de la Propiedad Intelectual de la Universidad De La República. (Res. Nº 91 de C.D.C. de 8/III/1994 – D.O. 7/IV/1994) y por la Ordenanza del Repositorio Abierto de la Universidad de la República (Res. Nº 16 de C.D.C. de 07/10/2014) | es |
dc.subject | DPWM | es |
dc.subject | FPGA | es |
dc.subject | Serdes | es |
dc.subject | LVDS | es |
dc.subject.other | Electrónica | es |
dc.title | Analysis and implementation of low-cost FPGA-based digital pulse-width modulators | es |
dc.type | Ponencia | es |
dc.rights.licence | Licencia Creative Commons Atribución - No Comercial - Sin Derivadas (CC - By-NC-ND 4.0) | es |
udelar.academic.department | Electrónica | - |
udelar.investigation.group | Electrónica Aplicada | - |
Aparece en las colecciones: | Publicaciones académicas y científicas - Instituto de Ingeniería Eléctrica |
Ficheros en este ítem:
Fichero | Descripción | Tamaño | Formato | ||
---|---|---|---|---|---|
DSEP.pdf | 192,11 kB | Adobe PDF | Visualizar/Abrir |
Este ítem está sujeto a una licencia Creative Commons Licencia Creative Commons