Por favor, use este identificador para citar o enlazar este ítem:
https://hdl.handle.net/20.500.12008/38777
Cómo citar
Registro completo de metadatos
Campo DC | Valor | Lengua/Idioma |
---|---|---|
dc.contributor.author | Barboni, Leonardo | es |
dc.contributor.author | Fiorelli, Rafaella | es |
dc.contributor.author | Silveira, Fernando | es |
dc.date.accessioned | 2023-08-01T20:33:44Z | - |
dc.date.available | 2023-08-01T20:33:44Z | - |
dc.date.issued | 2006 | es |
dc.date.submitted | 20230801 | es |
dc.identifier.citation | Barboni, L., Fiorelli, R., Silveira, F. A tool for design exploration and power optimization of CMOS RF circuits blocks [Preprint] Publicado en Proceedings of the IEEE International Symposium on Circuits and Systems, Island of Kos, Greece. Doi 10.1109/ISCAS.2006.1693246. | es |
dc.identifier.uri | https://hdl.handle.net/20.500.12008/38777 | - |
dc.description.abstract | A tool that explores the design space of basic RF circuit blocks is presented. The tool takes advantage of the application of an MOS transistor model continuous in all inversion levels (weak to strong inversion). The performance of the circuit is analyzed in the ID -gm/ID plane. The tool shows the existence of an inversion level that provides an optimum in the power consumption for a given gain and frequency. Examples are presented showing how comparison of the performance of different technologies or evaluation of the effect of parasitic elements can be easily done. The tool is applied to the design of a power amplifier and a VCO at 910 MHz in 0.35 mum CMOS technology. The tools estimations are checked against simulations using BSIM3v3, showing very good agreement. Additionally, preliminary experimental results are presented | es |
dc.language | en | es |
dc.rights | Las obras depositadas en el Repositorio se rigen por la Ordenanza de los Derechos de la Propiedad Intelectual de la Universidad De La República. (Res. Nº 91 de C.D.C. de 8/III/1994 – D.O. 7/IV/1994) y por la Ordenanza del Repositorio Abierto de la Universidad de la República (Res. Nº 16 de C.D.C. de 07/10/2014) | es |
dc.subject.other | Electrónica | es |
dc.title | A tool for design exploration and power optimization of CMOS RF circuits blocks | es |
dc.type | Preprint | es |
dc.rights.licence | Licencia Creative Commons Atribución - No Comercial - Sin Derivadas (CC - By-NC-ND 4.0) | es |
udelar.academic.department | Electrónica | - |
udelar.investigation.group | Microelectrónica | - |
Aparece en las colecciones: | Publicaciones académicas y científicas - Instituto de Ingeniería Eléctrica |
Ficheros en este ítem:
Fichero | Descripción | Tamaño | Formato | ||
---|---|---|---|---|---|
BFS06.pdf | 211,76 kB | Adobe PDF | Visualizar/Abrir |
Este ítem está sujeto a una licencia Creative Commons Licencia Creative Commons