english Icono del idioma   español Icono del idioma  

Por favor, use este identificador para citar o enlazar este ítem: https://hdl.handle.net/20.500.12008/41099 Cómo citar
Registro completo de metadatos
Campo DC Valor Lengua/Idioma
dc.contributor.authorFiorelli, Rafaellaes
dc.contributor.authorPeralías, Eduardoes
dc.contributor.authorSilveira, Fernandoes
dc.date.accessioned2023-11-14T17:04:16Z-
dc.date.available2023-11-14T17:04:16Z-
dc.date.issued2011es
dc.date.submitted20231114es
dc.identifier.citationFiorelli, R, Peralías, E, Silveira, F. "LC-VCO design optimization methodology based on the g_m/I_D ratio for nanometer CMOS technologies" [Preprint] Publicado en: IEEE Transactions on Microwave Theory and Techniques, 2011, v.59, no. 7, ´pp- 1822-1831. doi: 10.1109/TMTT.2011.2132735es
dc.identifier.urihttps://hdl.handle.net/20.500.12008/41099-
dc.description.abstractIn this paper, an LC voltage-controlled oscillator (LC-VCO) design optimization methodology based on the gm/ID technique and on the exploration of all inversion regions of the MOS transistor (MOST) is presented. An in-depth study of the compromises between phase noise and current consumption permits optimization of the design for given specifications. Semiempirical models of MOSTs and inductors, obtained by simulation, jointly with analytical phase noise models, allow to get a design space map where the design tradeoffs are easily identified. Four LC-VCO designs in different inversion regions in a 90-nm CMOS process are obtained with the proposed methodology and verified with electrical simulations. Finally, the implementation and measurements are presented for a 2.4-GHz VCO operating in moderate inversion. The designed VCO draws 440 μA from a 1.2-V power supply and presents a phase noise of -106.2 dBc/Hz at 400 kHz from the carrieres
dc.languageenes
dc.rightsLas obras depositadas en el Repositorio se rigen por la Ordenanza de los Derechos de la Propiedad Intelectual de la Universidad De La República. (Res. Nº 91 de C.D.C. de 8/III/1994 – D.O. 7/IV/1994) y por la Ordenanza del Repositorio Abierto de la Universidad de la República (Res. Nº 16 de C.D.C. de 07/10/2014)es
dc.subjectAll inversion regionses
dc.subjectDesign methodologyes
dc.subjectLC voltage-controlled oscillator (LC-VCO)es
dc.subjectLow poweres
dc.subjectNanometer CMOSes
dc.titleLC-VCO design optimization methodology based on the g_m/I_D ratio for nanometer CMOS technologieses
dc.typePreprintes
dc.rights.licenceLicencia Creative Commons Atribución - No Comercial - Sin Derivadas (CC - By-NC-ND 4.0)es
udelar.academic.departmentElectrónicaes
udelar.investigation.groupMicroelectrónicaes
Aparece en las colecciones: Publicaciones académicas y científicas - Instituto de Ingeniería Eléctrica

Ficheros en este ítem:
Fichero Descripción Tamaño Formato   
FPS11.pdf3,14 MBAdobe PDFVisualizar/Abrir


Este ítem está sujeto a una licencia Creative Commons Licencia Creative Commons Creative Commons