Por favor, use este identificador para citar o enlazar este ítem:
https://hdl.handle.net/20.500.12008/2869
Cómo citar
Registro completo de metadatos
Campo DC | Valor | Lengua/Idioma |
---|---|---|
dc.contributor.advisor | Bhattacharyya, Shuvra | - |
dc.contributor.author | Haim, Fiorella | es |
dc.date.accessioned | 2014-11-24T22:21:17Z | - |
dc.date.available | 2014-11-24T22:21:17Z | - |
dc.date.issued | 2005 | es |
dc.date.submitted | 20141202 | es |
dc.identifier.citation | HAIM, F. "Integrated input modeling and memory management for image processing applications". Tesis de maestría. College Park : University of Maryland, 2005. | es |
dc.identifier.uri | http://hdl.handle.net/20.500.12008/2869 | - |
dc.description.abstract | Image processing applications often demand powerful calculations and real-time performance with low power and energy consumption. Programmable hardware provides inherent parallelism and flexibility making it a good implementation choice for this application domain. In this work we introduce a new modeling technique combining Cyclo-Static Dataflow (CSDF) base model semantics and Homogeneous Parameterized Dataflow (HPDF) meta-modeling framework, which exposes more levels of parallelism than previous models and can be used to reduce buffer sizes. We model two different applications and show how we can achieve efficient scheduling and memory organization, which is crucial for this application domain, since large amounts of data are processed, and storing intermediate results usually requires the use of off-chip resources, causing slower data access and higher power consumption. We also designed a reusable wishbone compliant memory controller module that can be used to access the Xilinx Multimedia Board’s memory chips using single accesses or burst mode. | es |
dc.format.mimetype | application/pdf | es |
dc.language | en | es |
dc.rights | Las obras depositadas en el Repositorio se rigen por la Ordenanza de los Derechos de la Propiedad Intelectual de la Universidad De La República. (Res. Nº 91 de C.D.C. de 8/III/1994 – D.O. 7/IV/1994) y por la Ordenanza del Repositorio Abierto de la Universidad de la República (Res. Nº 16 de C.D.C. de 07/10/2014) | es |
dc.title | Integrated input modeling and memory management for image processing applications | es |
dc.type | Tesis de maestría | es |
thesis.degree.grantor | University of Maryland. Faculty of the Graduate School | es |
thesis.degree.name | Master of Science | es |
dc.rights.licence | Licencia Creative Commons Atribución – No Comercial – Sin Derivadas (CC BY-NC-ND 4.0) | es |
udelar.academic.department | Electrónica | es |
udelar.investigation.group | Electrónica Aplicada | es |
Aparece en las colecciones: | Tesis de posgrado - Instituto de Ingeniería Eléctrica |
Ficheros en este ítem:
Fichero | Descripción | Tamaño | Formato | ||
---|---|---|---|---|---|
Hai05.pdf | 1,24 MB | Adobe PDF | Visualizar/Abrir |
Este ítem está sujeto a una licencia Creative Commons Licencia Creative Commons