english Icono del idioma   español Icono del idioma  

Por favor, use este identificador para citar o enlazar este ítem: https://hdl.handle.net/20.500.12008/21281 Cómo citar
Registro completo de metadatos
Campo DC Valor Lengua/Idioma
dc.contributor.authorFerrer, Danieles
dc.contributor.authorGonzález, Ramiroes
dc.contributor.authorFleitas, Robertoes
dc.contributor.authorPérez Acle, Julioes
dc.contributor.authorCanetti, Rafaeles
dc.date.accessioned2019-07-03T16:36:20Z-
dc.date.available2019-07-03T16:36:20Z-
dc.date.issued2004es
dc.date.submitted20190703es
dc.identifier.citationFerrer, D., González, R, Fleitas, Roberto, Pérez Acle, J., Canetti, R. NeuroFPGA : Implementing artificial neural networks on programmable logic devices [en línea] Design, Automation and Test in Europe Conference and Exhibition, Paris, France, 2004es
dc.identifier.urihttps://hdl.handle.net/20.500.12008/21281-
dc.description.abstractAn FPGA implementation of a multilayer perceptron neural network is presented. The system is parameterized both in network related aspects (e.g.: number of layers and number of neurons in each layer) and implementation parameters (e.g.: word width, pre-scaling factors and number of available multipliers). This allows to use the design for different network realizations, or to try different area-speed trade-offs simply by recompiling the design. Fixed point arithmetic with pre-scaling configurable in a per layer basis was used. The system was tested on an ARC-PCI board from altera/spl trade/ several examples from different application domains were implemented showing the flexibility and ease of use of the obtained circuit. Even with the rather old board used, an appreciable speed-up was obtained compared with a software-only implementation based on Matlab neural network toolbox.es
dc.languageenes
dc.publisherIEEEes
dc.rightsLas obras depositadas en el Repositorio se rigen por la Ordenanza de los Derechos de la Propiedad Intelectual de la Universidad De La República. (Res. Nº 91 de C.D.C. de 8/III/1994 – D.O. 7/IV/1994) y por la Ordenanza del Repositorio Abierto de la Universidad de la República (Res. Nº 16 de C.D.C. de 07/10/2014)es
dc.subjectArtificial neural networkses
dc.subjectProgrammable logic deviceses
dc.subjectCircuit testinges
dc.subject.otherSISTEMAS y CONTROLes
dc.titleNeuroFPGA : Implementing artificial neural networks on programmable logic deviceses
dc.typeArtículoes
Aparece en las colecciones: Publicaciones académicas y científicas - Instituto de Ingeniería Eléctrica

Ficheros en este ítem:
No hay ficheros asociados a este ítem.


Este ítem está sujeto a una licencia Creative Commons Licencia Creative Commons Creative Commons