english Icono del idioma   español Icono del idioma  

Please use this identifier to cite or link to this item: https://hdl.handle.net/20.500.12008/21263 How to cite
Full metadata record
DC FieldValueLanguage
dc.contributor.authorFlandre, Denises
dc.contributor.authorSerrano Gotarredona, Tes
dc.contributor.authorLinares-Barranco, Bes
dc.contributor.authorSilveira, Fernandoes
dc.contributor.authorVancaillie, Les
dc.date.accessioned2019-07-03T16:36:15Z-
dc.date.available2019-07-03T16:36:15Z-
dc.date.issued2003es
dc.date.submitted20190703es
dc.identifier.citationFlandre, D, Serrano Gotarredona, T., Linares-Barranco, B., Silveira, F, Vancaillie, L. MOSFET mismatch in weak/moderate inversion : model needs and implications for analog design [en línea] ESSCIRC 2004. 29th European Solid-State Circuits Conference, Estoril, Portugal, 2003es
dc.identifier.urihttps://hdl.handle.net/20.500.12008/21263-
dc.descriptionPostprintes
dc.descriptionTrabajo presentado en ESSCIRC 2004. 29th European Solid-State Circuits Conference, Estoril, Portugal, 2003es
dc.description.abstractBased on mismatch measurements performed on very different CMOS technologies and large operating temperature range, we propose to model more adequately the mismatch in weak and moderate inversion by adding a new term related to the mismatch of the body effect factor dependence on the gate voltage. The model is introduced in a top-down analog design methodology, applied to the current mirror case, revealing some nonobvious design rules as well as typical misconceptions.es
dc.languageenes
dc.publisherESSCIRCes
dc.rightsLas obras depositadas en el Repositorio se rigen por la Ordenanza de los Derechos de la Propiedad Intelectual de la Universidad De La República. (Res. Nº 91 de C.D.C. de 8/III/1994 – D.O. 7/IV/1994) y por la Ordenanza del Repositorio Abierto de la Universidad de la República (Res. Nº 16 de C.D.C. de 07/10/2014)es
dc.subjectMOSFET circuitses
dc.subjectAnalog designes
dc.subjectMismatch measurementses
dc.subject.otherELECTRÓNICAes
dc.titleMOSFET mismatch in weak/moderate inversion : model needs and implications for analog designes
dc.typeArtículoes
dc.rights.licenceLicencia Creative Commons Atribución – No Comercial – Sin Derivadas (CC - By-NC-ND)es
udelar.academic.departmentElectrónica-
udelar.investigation.groupMicroelectrónica-
Appears in Collections:Publicaciones académicas y científicas - Instituto de Ingeniería Eléctrica

Files in This Item:
File Description SizeFormat  
VSLSF03.pdf113,9 kBAdobe PDFView/Open


This item is licensed under a Creative Commons License Creative Commons